Architectural Impacts of the Silicon Performance Wall
- đ¤ Speaker: Dr Gavin Stark - Netronome and Visiting Industrial Fellow, Computer Laboratory.
- đ Date & Time: Wednesday 30 November 2016, 16:15 - 17:15
- đ Venue: Lecture Theatre 1, Computer Laboratory
Abstract
Mainstream CPU clock speeds have barely increased in the past ten or more years, and the march of new process technologies has slowed – silicon is no longer getting faster automatically, and the free lunches that semiconductor engineers used to get thanks to manufacturing technology are not quite so free. This is not to say that nothing has changed for the better as process technology has moved from 0.18um to 14nm – transistor budgets have gone up considerably, to start with.
These issues have been part of the reality underlying architecture and design decisions for silicon engineers. In this talk I will provide an insider’s view into some of these challenges, and look at the evolution of architectural choices across a family of memory-centric processors built on leading edge Intel technology through the years.
Series This talk is part of the Wednesday Seminars - Department of Computer Science and Technology series.
Included in Lists
- All Talks (aka the CURE list)
- bld31
- Cambridge Centre for Data-Driven Discovery (C2D3)
- Cambridge talks
- Chris Davis' list
- computer science
- Department of Computer Science and Technology talks and seminars
- Graduate-Seminars
- Guy Emerson's list
- Interested Talks
- Lecture Theatre 1, Computer Laboratory
- Martin's interesting talks
- ndk22's list
- ob366-ai4er
- rp587
- School of Technology
- se393's list
- Trust & Technology Initiative - interesting events
- Wednesday Seminars - Department of Computer Science and Technology
- yk449
Note: Ex-directory lists are not shown.
![[Talks.cam]](/static/images/talkslogosmall.gif)

Dr Gavin Stark - Netronome and Visiting Industrial Fellow, Computer Laboratory.
Wednesday 30 November 2016, 16:15-17:15